SummerCart64/fw/rtl/n64/n64_cfg.sv

139 lines
4.9 KiB
Systemverilog
Raw Normal View History

module n64_cfg (
2022-05-15 15:47:12 +02:00
input clk,
input reset,
2022-05-15 15:47:12 +02:00
n64_reg_bus.cfg reg_bus,
2022-05-15 15:47:12 +02:00
n64_scb.cfg n64_scb,
2022-05-15 15:47:12 +02:00
output logic irq
);
2022-08-30 15:52:55 +02:00
typedef enum bit [3:0] {
2022-05-15 15:47:12 +02:00
REG_STATUS,
REG_COMMAND,
REG_DATA_0_H,
REG_DATA_0_L,
REG_DATA_1_H,
REG_DATA_1_L,
REG_VERSION_H,
2022-08-30 15:52:55 +02:00
REG_VERSION_L,
REG_KEY_H,
REG_KEY_L
2022-05-15 15:47:12 +02:00
} e_reg;
2022-08-30 00:33:26 +02:00
logic cfg_error;
always_comb begin
2022-05-15 15:47:12 +02:00
reg_bus.rdata = 16'd0;
2022-08-30 15:52:55 +02:00
if (reg_bus.address[16] && (reg_bus.address[15:5] == 11'd0)) begin
case (reg_bus.address[4:1])
2022-08-30 00:33:26 +02:00
REG_STATUS: reg_bus.rdata = {
n64_scb.cfg_pending,
cfg_error,
2022-09-08 23:36:46 +02:00
irq,
13'd0
2022-08-30 00:33:26 +02:00
};
2022-08-30 15:52:55 +02:00
REG_COMMAND: reg_bus.rdata = {8'd0, n64_scb.cfg_cmd};
2022-08-30 00:33:26 +02:00
REG_DATA_0_H: reg_bus.rdata = n64_scb.cfg_wdata[0][31:16];
REG_DATA_0_L: reg_bus.rdata = n64_scb.cfg_wdata[0][15:0];
REG_DATA_1_H: reg_bus.rdata = n64_scb.cfg_wdata[1][31:16];
REG_DATA_1_L: reg_bus.rdata = n64_scb.cfg_wdata[1][15:0];
REG_VERSION_H: reg_bus.rdata = n64_scb.cfg_version[31:16];
REG_VERSION_L: reg_bus.rdata = n64_scb.cfg_version[15:0];
2022-08-30 15:52:55 +02:00
REG_KEY_H: reg_bus.rdata = 16'd0;
REG_KEY_L: reg_bus.rdata = 16'd0;
2022-08-30 00:33:26 +02:00
endcase
end
end
2022-08-30 15:52:55 +02:00
logic unlock_flag;
logic lock_sequence_counter;
2022-05-15 15:47:12 +02:00
always_ff @(posedge clk) begin
2022-08-30 15:52:55 +02:00
if (n64_scb.cfg_done) begin
n64_scb.cfg_pending <= 1'b0;
cfg_error <= n64_scb.cfg_error;
end
if (n64_scb.cfg_irq) begin
irq <= 1'b1;
end
if (unlock_flag) begin
n64_scb.cfg_unlock <= 1'b1;
end
2022-09-28 20:46:57 +02:00
if (reset || n64_scb.n64_reset || n64_scb.n64_nmi) begin
n64_scb.cfg_unlock <= 1'b0;
2022-05-15 15:47:12 +02:00
n64_scb.cfg_pending <= 1'b0;
2022-07-30 19:39:49 +02:00
n64_scb.cfg_cmd <= 8'h00;
2022-05-15 15:47:12 +02:00
irq <= 1'b0;
2022-08-30 00:33:26 +02:00
cfg_error <= 1'b0;
2022-08-30 15:52:55 +02:00
lock_sequence_counter <= 1'd0;
end else if (n64_scb.cfg_unlock) begin
if (reg_bus.write && reg_bus.address[16] && (reg_bus.address[15:5] == 11'd0)) begin
case (reg_bus.address[4:1])
REG_COMMAND: begin
n64_scb.cfg_pending <= 1'b1;
n64_scb.cfg_cmd <= reg_bus.wdata[7:0];
cfg_error <= 1'b0;
end
REG_DATA_0_H: n64_scb.cfg_rdata[0][31:16] <= reg_bus.wdata;
REG_DATA_0_L: n64_scb.cfg_rdata[0][15:0] <= reg_bus.wdata;
REG_DATA_1_H: n64_scb.cfg_rdata[1][31:16] <= reg_bus.wdata;
REG_DATA_1_L: n64_scb.cfg_rdata[1][15:0] <= reg_bus.wdata;
2022-10-05 02:08:43 +02:00
REG_VERSION_H: irq <= 1'b0;
2022-08-30 15:52:55 +02:00
REG_KEY_H, REG_KEY_L: begin
lock_sequence_counter <= lock_sequence_counter + 1'd1;
if (reg_bus.wdata != 16'hFFFF) begin
lock_sequence_counter <= 1'd0;
end
if (lock_sequence_counter == 1'd1) begin
n64_scb.cfg_unlock <= (reg_bus.wdata != 16'hFFFF);
end
end
endcase
2022-05-15 15:47:12 +02:00
end
2022-08-30 15:52:55 +02:00
end
end
2022-08-30 15:52:55 +02:00
const bit [15:0] UNLOCK_SEQUENCE [4] = {
16'h5F55,
16'h4E4C,
16'h4F43,
16'h4B5F
};
logic [1:0] unlock_sequence_counter;
always_ff @(posedge clk) begin
unlock_flag <= 1'b0;
2022-08-30 15:52:55 +02:00
if (reset || n64_scb.n64_reset || n64_scb.n64_nmi) begin
unlock_sequence_counter <= 2'd0;
end else if (!n64_scb.cfg_unlock) begin
if (reg_bus.write && reg_bus.address[16] && (reg_bus.address[15:5] == 11'd0)) begin
case (reg_bus.address[4:1])
REG_KEY_H, REG_KEY_L: begin
for (int index = 0; index < $size(UNLOCK_SEQUENCE); index++) begin
if (index == unlock_sequence_counter) begin
if (reg_bus.wdata == UNLOCK_SEQUENCE[index]) begin
unlock_sequence_counter <= unlock_sequence_counter + 1'd1;
if (index == ($size(UNLOCK_SEQUENCE) - 1'd1)) begin
unlock_flag <= 1'b1;
unlock_sequence_counter <= 2'd0;
end
end else begin
unlock_sequence_counter <= 2'd0;
end
end
2022-08-30 00:33:26 +02:00
end
2022-08-30 15:52:55 +02:00
end
endcase
2022-05-15 15:47:12 +02:00
end
end
end
endmodule